# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

# **User's Manual**



# $\mu$ PD7755 FAMILY

# **SPEECH SYNTHESIZER LSIs**

μPD7755 μPD7756A μPD77P56 μPD7757 μPD7758A μPD7759

Document No. S13148EJ5V0UM00 (5th edition) (Former Document No.IEU-1218) Date Published November 1997 N [MEMO]

Phase-out/Discontinued



# **SUMMARY OF CONTENTS**

| CHAPTER 1 | INTRODUCTION                 | 1  |
|-----------|------------------------------|----|
| CHAPTER 2 | PIN FUNCTIONS                | g  |
| CHAPTER 3 | OPERATION OVERVIEW           | 21 |
| CHAPTER 4 | APPLICATION CIRCUIT EXAMPLES | 41 |

[MEMO]

Phase-out/Discontinued



#### NOTES FOR CMOS DEVICES -

### (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

# ③ STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.



The application circuits and their parameters are for reference only and are not intended for use in actual design-ins.

#### The information in this document is subject to change without notice.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots

Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)

Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.



# **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

- · Device availability
- · Ordering information
- · Product release schedule
- Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- · Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

#### **NEC Electronics Inc. (U.S.)**

Santa Clara, California Tel: 408-588-6000 800-366-9782 Fax: 408-588-6130 800-729-9288

#### **NEC Electronics (Germany) GmbH**

Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490

#### **NEC Electronics (UK) Ltd.**

Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290

#### NEC Electronics Italiana s.r.1.

Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99

#### **NEC Electronics (Germany) GmbH**

Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580

#### **NEC Electronics (France) S.A.**

Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99

#### **NEC Electronics (France) S.A.**

Spain Office Madrid, Spain Tel: 01-504-2787 Fax: 01-504-2860

# **NEC Electronics (Germany) GmbH**

Scandinavia Office Taeby, Sweden Tel: 08-63 80 820 Fax: 08-63 80 388

#### **NEC Electronics Hong Kong Ltd.**

Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044

#### **NEC Electronics Hong Kong Ltd.**

Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411

#### **NEC Electronics Singapore Pte. Ltd.**

United Square, Singapore 1130 Tel: 253-8311

Fax: 250-3583

#### **NEC Electronics Taiwan Ltd.**

Taipei, Taiwan Tel: 02-719-2377 Fax: 02-719-5951

#### NEC do Brasil S.A.

Cumbica-Guarulhos-SP, Brasil

Tel: 011-6465-6810 Fax: 011-6465-6829



# Main Revisions in This Edition

| Page                  | Description                                                                                                                                                               |  |  |  |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Throughout the manual | Addition of the devices shown below.  • μPD7755GT-XXX  • μPD7756AGT-XXX  • μPD7757GT-XXX  • μPD7758AGT-XXX                                                                |  |  |  |
| p.12,p.14,p.17,p.34   | Addition of descriptions about external clock in CHAPTER 2 PIN FUNCTIONS and 3.5 Clock Generator.                                                                         |  |  |  |
| p.43, p.58            | Change of the devices which are used in <b>CHAPTER 4 APPLICATION CIRCUIT EXAMPLES.</b> • $\mu$ PD70008 $\rightarrow \mu$ PD78001B • $\mu$ PC1213 $\rightarrow \mu$ PC1316 |  |  |  |

The mark ★ shows revised points.



#### **PREFACE**

**Target:** This manual is intended for the user engineer who intend to understand the  $\mu$ PD7755 family function and design application systems using the  $\mu$ PD7755 family.

 $\mu$ PD7755 family LSI; •  $\mu$ PD7755

- μPD7756A
- μPD77P56
- μPD7757
- μPD7758A
- μPD7759

**Purpose:** The purpose of the manual is for the user to understand the  $\mu$ PD7755 family hardware function listed as follows.

- Introduction
- Pin functions
- Operation overview
- Application circuit examples

**Use:** The manual assumes that the reader has general knowledge of electronics, logical circuit, and speech synthesizer LSI.

Legend:

Data weight . . . . High-order and low-order are indicated from left to right

Active low .... xxx (pin or signal name is overlined)

Memory map address . . . . Upper stage-low order, lower stage-high order

Note .... Explanation of (Note) in the text.

Caution . . . . Caution to which you should pay attention.

Remarks . . . . Supplementary explanation to the text.

Number . . . . Decimal number — xxxx

Hexadecimal number - xxxxH

Related documents: Use also the following documents.

#### For Devices

- Data sheet
  - μPD7755, 7756A, 7757, 7758A Data Sheet (IC-2254)
  - μPD77P56 Data Sheet (IC-2324)
  - μPD7759 Data Sheet (IC-2323)
- User's Manual
  - μPD7755 Family User's Manual (This Manual)
- Pamphlet
  - SPD Speech Processing Device (IF-1034)

#### For Support tools

- User's Manual
  - NV-300 System Speech Analysis Tool for μPD7755 Family User's Manual (EEP-1023)



• NV-310 System Speech Emulation Tool for  $\mu$ PD7755 Family User's Manual (EEU-1359)



# CONTENTS (1/2)

| CHAP              | FER 1 INTRODUCTION                                             | <br>1   |
|-------------------|----------------------------------------------------------------|---------|
| 1.1               | $\mu$ PD7755 Family Features                                   | <br>2   |
| 1.2               | Ordering Information                                           | <br>3   |
| 1.3               | Internal Block Diagrams                                        | <br>4   |
| 1.4               | $\mu$ PD7755 Family LSI Development Flow                       | <br>7   |
| CHAP <sup>*</sup> | TER 2 PIN FUNCTIONS                                            | <br>9   |
| 2,1               | Pin Configurations                                             |         |
| 2,2               | μPD7755, 7756A, 7757, and 7758A Pin Functions                  | <br>12  |
| 2.3               | $\mu$ PD77P56 Pin Functions                                    | <br>.14 |
|                   | 2.3.1 Pin functions during speech synthesis                    | <br>14  |
|                   | 2.3.2 One-time PROM pin functions                              |         |
| 2.4               | μPD7759 Pin Functions                                          | <br>17  |
|                   | 2.4.1 $\mu$ PD7759 mode common pin functions                   | <br>17  |
|                   | 2.4.2 μPD7759 stand-alone mode pin functions                   | <br>18  |
|                   | 2.4.3 $\mu$ PD7759 slave mode pin functions                    |         |
| ∩⊔∧D1             | ER 3 OPERATION OVERVIEW                                        | 21      |
| 3.1               | Operation Modes and Their Control                              |         |
| 3.1               | 3.1.1 Operation modes                                          |         |
|                   | 3.1.2 Operation mode control                                   |         |
| 3.2               | Specifying Synthesized Messages                                |         |
| 3.3               | Analog Output Circuit Operations                               |         |
| 5.5               | 3.3.1 D/A converter configuration                              |         |
|                   | 3.3.2 Adjusting the output current of the D/A converter        |         |
|                   | 3.3.3 D/A converter in the standby mode                        |         |
| 3.4               | μPD7759 External Data Interface                                |         |
| <b>V.</b> T       | 3.4.1 $\mu$ PD7755 family LSI memory map                       |         |
|                   | 3.4.2 µPD7759 slave mode interface                             |         |
| 3.5               | Clock Generator                                                |         |
| 3.6               | Programming and Verifying One-Time PROM                        |         |
| 0.0               | 3.6.1 PROM operation modes                                     |         |
|                   | 3.6.2 Initialization                                           |         |
|                   | 3.6.3 Data program timing                                      |         |
|                   | 3.6.4 Data readout timing                                      |         |
|                   | 3.6.5 High speed program                                       |         |
|                   | 6.6.6 1.13.1.66.00 b.03.4.11 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | <br>J   |



# CONTENTS (2/2)

| CHAP | TER 4  | APPLICATION CIRCUIT EXAMPLES                   | 41 |
|------|--------|------------------------------------------------|----|
| 4.1  | Contro | l Circuits                                     | 41 |
|      | 4.1.1  | Simplified message select circuit              | 41 |
|      | 4.1.2  | Control by microcomputer                       | 41 |
|      | 4.1.3  | External ROM connection (µPD7759)              | 43 |
| 4.2  |        | ass Filter                                     |    |
|      | 4.2.1  | Low-pass filter using a transistor             | 45 |
|      |        | Low-pass filter using an operational amplifier |    |
|      |        | Typical LC filter circuit                      |    |
| 4.3  | Speake | r Amplifier                                    | 56 |
|      | 4.3.1  | Speaker amplifier using transistors            | 56 |
|      | 4.3.2  | Typical configuration using $\mu$ PC1316       | 58 |



# **CONTENTS OF FIGURES (1/2)**

| Figure number | Title, page                                                              |      |  |  |  |  |
|---------------|--------------------------------------------------------------------------|------|--|--|--|--|
| 1-1           | μPD7755, 7756A, 7757, and 7758A internal block diagram                   | 4    |  |  |  |  |
| 1-2           | μPD77P56 internal block diagram                                          |      |  |  |  |  |
| 1-3           | μPD7759 internal block diagram                                           | 6    |  |  |  |  |
| 1-4           | Development flow and allotment                                           | 8    |  |  |  |  |
| 2-1           | μPD7755C, 7756AC, 7757C, and 7758ACR pin configuration (Top view)        | ç    |  |  |  |  |
| 2-2           | $\mu$ PD7755G, 7755GT, 7756AG, 7756AGT, 7757G, 7757GT, 7758AG, and       |      |  |  |  |  |
|               | 7758AGT pin configuration (Top view)                                     | 9    |  |  |  |  |
| 2-3           | μPD77P56CR pin configuration (Top view)                                  | 10   |  |  |  |  |
| 2-4           | μPD77P56G pin configuration (Top view)                                   | 10   |  |  |  |  |
| 2-5           | $\mu$ PD7759C pin configuration (Top view)                               | 11   |  |  |  |  |
| 2-6           | μPD7759GC-3BH pin configuration (Top view)                               | 11   |  |  |  |  |
| 3-1           | Typical system configurations in the stand-alone mode ( $\mu$ PD7759)    | 21   |  |  |  |  |
| 3-2           | Typical system configuration in the slave mode                           | 22   |  |  |  |  |
| 3-3           | $\mu$ PD7755 family LSI state transitions                                | 22   |  |  |  |  |
| 3-4           | Message specification timing chart (1)                                   | 24   |  |  |  |  |
| 3-5           | Message specification timing chart (2)                                   | 25   |  |  |  |  |
| 3-6           | $\mu$ PD7755 family LSI analog output circuit configuration $\dots$      | 26   |  |  |  |  |
| 3-7           | D/A converter reference current                                          | 27   |  |  |  |  |
| 3-8           | V <sub>REF</sub> vs. I <sub>REF</sub> and I <sub>AVO</sub>               | . 28 |  |  |  |  |
| 3-9           | V <sub>REF</sub> vs. I <sub>REF</sub> and I <sub>AVO</sub>               | 28   |  |  |  |  |
| 3-10          | D/A converter output current during transitions to the standby mode      | 29   |  |  |  |  |
| 3-11          | D/A converter output current when the standby mode is reset              | 30   |  |  |  |  |
| 3-12          | $\mu$ PD7755 family LSI memory maps                                      | 31   |  |  |  |  |
| 3-13          | Slave mode input data                                                    | 32   |  |  |  |  |
| 3-14          | Slave mode timing chart                                                  | 33   |  |  |  |  |
| 3-15          | Slave mode data input timing chart                                       | 33   |  |  |  |  |
| 3-16          | Connection of ceramic resonator                                          | 34   |  |  |  |  |
| 3-17          | Input of external clock                                                  | 34   |  |  |  |  |
| 4-1           | Simplified messages select circuit example                               | 41   |  |  |  |  |
| 4-2           | Typical control circuit organized in the 75X series                      | 42   |  |  |  |  |
| 4-3           | Control procedure in the 75X series                                      | 42   |  |  |  |  |
| 4-4           | Typical control circuit organized in the $\mu$ PD78001B $\dots$          | 43   |  |  |  |  |
| 4-5           | Interfacing with the 1 M-bit ROM                                         | 44   |  |  |  |  |
| 4-6           | Typical low-pass filter circuit (using transistors)                      | 45   |  |  |  |  |
| 4-7           | AC equivalent circuit (using transistors)                                | 46   |  |  |  |  |
| 4-8           | Low-pass filter resistance constants (using transistors)                 | 47   |  |  |  |  |
| 4-9           | Gain vs. frequency response (Measured data: using transistors)           | 48   |  |  |  |  |
| 4-10          | DC equivalent circuit                                                    | 48   |  |  |  |  |
| 4-11          | Typical low-pass filter circuit (using operational amplifier)            | 49   |  |  |  |  |
| 4-12          | AC equivalent circuit (using operational amplifier)                      | 50   |  |  |  |  |
| 4-13          | Low-pass filter resistance constants (using operational amplifier)       | 51   |  |  |  |  |
| 4-14          | Gain vs. frequency response (Measured data: using operational amplifier) | 53   |  |  |  |  |



# **CONTENTS OF FIGURES (2/2)**

| Figure number | Title, page                                                          |    |
|---------------|----------------------------------------------------------------------|----|
| 4-15          | Output-stage equivalent circuit of the µPC358C                       | 54 |
| 4-16          | Typical LC filter circuit                                            | 54 |
| 4-17          | Gain vs. frequency response (Measured data: using LC filter)         | 55 |
| 4-18          | Typical speaker amplifier using transistors                          | 56 |
| 4-19          | Gain vs. frequency response (Measured data: using speaker amplifier) | 57 |
| 4-20          | Speaker amplifier using $\mu$ PC1316                                 | 58 |



# **CONTENTS OF TABLES**

| Table number | Title, page                                       |    |
|--------------|---------------------------------------------------|----|
| 3-1          | The value of parameter for each ceramic resonator | 34 |
| 3-2          | PROM operation modes                              | 35 |

[MEMO]

Phase-out/Discontinued



#### CHAPTER 1 INTRODUCTION

 $\mu$ PD7755, 7756A, 77P56, 7757, 7758A, and 7759 are fixed-word speech synthesizer LSIs that operate on the ADPCM (Adaptive Differential Pulse Code Modulation) method basically. They are generically called the  $\mu$ PD7755 family.

The  $\mu$ PD7755 family adopts two methods of speech synthesis, which are applied to various types of speech application systems.

- (1) ADPCM method . . . . suitable for clear and natural speech sounds (especially voice and word).
- (2) PCM + waveform element method . . . . suitable for various melodies and sound effects.

The further compression coding of the ordinary PCM data is done by the above-mentioned two methods in accordance with each suitable synthesis sound. Therefore the data can be synthesized longer than the ordinary PCM data at the same ROM size.

By using those methods together, the µPD7755 family realize the long-time synthesis of high-quality sounds.

 μPD7755, 7756A, 7757, and 7758A have internal mask ROMs as speech data memory, so they are suitable for integration in compact devices. Each on-chip ROM size is as follows:

μPD7755 . . . . 96 Kbits μPD7756A . . . 256 Kbits μPD7757 . . . . 512 Kbits μPD7758A . . . 1 Mbits

- $\mu$ PD77P56 has internal 256 Kbits one-time PROM, which the user can write speech data in. So the  $\mu$ PD77P56 is suitable for evaluation of applications during system development and also small-volume production.
- μPD7759 is an external ROM type, and speech data memory (ROM: up to 1 Mbits) can be connected externally.
   The μPD7759 allows the synthesis of speech sounds of any length by using the ADPCM data transferred from an external devices. Therefore, the μPD7759 is suitable for use in devices requiring longer period of speech synthesis and in equipments produced in relatively small volumes.



# 1.1 $\mu$ PD7755 Family Features

# **NEC Speech Synthesizer LSI Family**

| Item           | Device                                                       | μPD7755          | μPD7756A                                              | μPD7757               | μPD7758A            | μPD77P56                                                                     | μPD7759                                                      |  |  |  |
|----------------|--------------------------------------------------------------|------------------|-------------------------------------------------------|-----------------------|---------------------|------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|
| Synthesis      | method                                                       |                  | ADPCM, PCM + waveform element                         |                       |                     |                                                                              |                                                              |  |  |  |
| Sampling       | Sampling frequency                                           |                  |                                                       | 5, 6, 8               | 3 kHz               |                                                                              |                                                              |  |  |  |
| Speech da      | Speech data memory                                           |                  | 256 Kbits<br>mask ROM                                 | 512 Kbits<br>mask ROM | 1 Mbits<br>mask ROM | 256 Kbits<br>one time<br>PROM                                                | 1 Mbits<br>external<br>memory                                |  |  |  |
| Synthe-        | Speech <b>Note</b><br>(ADPCM)                                | 4 sec<br>(TYP.)  | 12 sec<br>(TYP.)                                      | 24 sec<br>(TYP.)      | 50 sec<br>(TYP.)    | 12 sec<br>(TYP.)                                                             | 50 sec<br>(TYP.)                                             |  |  |  |
| sizing<br>time | Melodies &<br>sound effects<br>(PCM + wave-<br>form element) | 30 sec<br>(TYP.) | 85 sec<br>(TYP.)                                      | 170 sec<br>(TYP.)     | 340 sec<br>(TYP.)   | 85 sec<br>(TYP.)                                                             | 340 sec<br>(TYP.)                                            |  |  |  |
| Package        |                                                              | • 24-pin plasti  | c DIP (300 mil)<br>c SOP (450 mil)<br>c SOP (375 mil) |                       | 1                   | • 20-pin<br>plastic DIP<br>(300 mil)<br>• 24-pin<br>plastic SOP<br>(450 mil) | • 40-pin plastic DIP (600 mil) • 52-pin plastic QFP (□14 mm) |  |  |  |

**Note** The speech synthesizing time for the speech (voice, word) at a 6 kHz Sampling. And the speech synthesizing time varies greatly depending on the sampling frequency.

\_



# 1.2 Ordering Information

| Part Number                        | Package                      | Quality Grade |   |
|------------------------------------|------------------------------|---------------|---|
| μPD7755C-XXX                       | 18-pin plastic DIP (300 mil) | Standard      |   |
| μPD7755G-XXX                       | 24-pin plastic SOP (450 mil) | Standard      |   |
| $\mu$ PD7755GT-XXX <sup>Note</sup> | 24-pin plastic SOP (375 mil) | Standard      | * |
| $\mu$ PD7756AC-XXX                 | 18-pin plastic DIP (300 mil) | Standard      |   |
| μPD7756AG-XXX                      | 24-pin plastic SOP (450 mil) | Standard      |   |
| μPD7756AGT-XXX                     | 24-pin plastic SOP (375 mil) | Standard      | * |
| μPD77P56CR                         | 20-pin plastic DIP (300 mil) | Standard      |   |
| μPD77P56G                          | 24-pin plastic SOP (450 mil) | Standard      |   |
| $\mu$ PD7757C-XXX                  | 18-pin plastic DIP (300 mil) | Standard      |   |
| μPD7757G-XXX                       | 24-pin plastic SOP (450 mil) | Standard      |   |
| $\mu$ PD7757GT-XXX <sup>Note</sup> | 24-pin plastic SOP (375 mil) | Standard      | * |
| μPD7758ACR-XXX                     | 18-pin plastic DIP (300 mil) | Standard      |   |
| μPD7758AG-XXX                      | 24-pin plastic SOP (450 mil) | Standard      |   |
| μPD7758AGT-XXX <sup>Note</sup>     | 24-pin plastic SOP (375 mil) | Standard      | * |
| μPD7759C                           | 40-pin plastic DIP (600 mil) | Standard      |   |
| μPD7759GC-3BH                      | 52-pin plastic QFP (□14 mm)  | Standard      |   |

Note Under development

Remark xxx is the ROM code specification number.

Please refer to "Quality grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications.



# 1.3 Internal Block Diagrams

Fig. 1-1 is an internal block diagram of  $\mu$ PD7755, 7756A, 7757, and 7758A. Fig. 1-2 is an internal block diagram of  $\mu$ PD77P56. Fig. 1-3 is an internal block diagram of  $\mu$ PD77P59.



Fig. 1-1  $\,\mu$ PD7755, 7756A, 7757, and 7758A internal block diagram



Fig. 1-2  $\mu$ PD77P56 internal block diagram





Fig. 1-3  $\mu$ PD7759 internal block diagram





#### 1.4 $\mu$ PD7755 Family LSI Development Flow

Fig. 1-4 shows the flow of  $\mu$ PD7755 family LSI development. Broadly, the flow is divided into two processes: one that generates speech data from original analog sounds, and one that creates a mask ROM if the LSI is to incorporate one.

The speech data generation process, generally known as speech analysis processing, is implemented at NEC on the basis of the specifications suggested by customers. The customers are also free to execute this process by themselves with the aid of the optional speech analysis tool NV-300.

The commercial production process (including mask ROM making) is exactly the same as that for general micro-computers.



Fig. 1-4 Development flow and allotment





# **CHAPTER 2 PIN FUNCTIONS**

# 2.1 Pin Configurations

Figs. 2-1 and 2-2 show the pin configurations of the two models of  $\mu$ PD7755, 7756A, 7757, and 7758A each.

Fig. 2-1  $\,\mu$ PD7755C, 7756AC, 7757C, and 7758ACR pin configuration (Top view)



Fig. 2-2  $\mu$ PD7755G, 7755GT, 7756AG, 7756AGT, 7757G, 7757GT, 7758AG and 7758AGT pin configuration (Top view)





Figs. 2-3 and 2-4 show the pin configurations of the two models of  $\mu$ PD77P56.

Fig. 2-3  $\mu$ PD77P56CR pin configuration (Top view)



Fig. 2-4  $\mu$ PD77P56G pin configuration (Top view)





Figs. 2-5 and 2-6 show the pin configurations of the two models of  $\mu$ PD7759.

Fig. 2-5  $\mu$ PD7759C pin configuration (Top view)



Fig. 2-6  $\mu$ PD7759GC-3BH pin configuration (Top view)





# 2.2 $\mu$ PD7755, 7756A, 7757, and 7758A Pin Functions

| Designation     | 24-pin<br>SOP pin<br>number | 18-pin<br>DIP pin<br>number | Input/<br>Output | Function                                                                                                                                                                                                                                                        |
|-----------------|-----------------------------|-----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> | 1                           | 10                          |                  | Power supply.                                                                                                                                                                                                                                                   |
| GND             | · 24                        | 9                           | _                | Ground.                                                                                                                                                                                                                                                         |
| X1              | 3                           | 12                          | _                | Ceramic resonator inputs for clock generation.  An external clock may be used. If an external clock is used, X1 is used for clock input and                                                                                                                     |
| X2              | 2                           | 11                          | _                | X2 should be left open. X1 is Low-level and X2 is High-level when the LSI is in the standby mode.                                                                                                                                                               |
| RESET           | 23                          | 8                           | Input            | Used to reset the LSI.  RESET must be at low level for 12 clock cycles (oscillation clock).  After standby mode is released, RESET must be low level more than 12 clocks after clock oscillation becomes stable.                                                |
| REF             | 19                          | 5                           | Input            | Used to input the D/A converter reference current.  The sink-load current input causes the output current of the D/A converter to change.  The D/A converter reference current is passed to VDD via a resistor.  In standby mode, REF is set to high impedance. |
| AVO             | 20                          | 6                           | Output           | Analog speech signal output. Unipolar open drain type. The output current is reduced to 0 when the LSI is in the standby mode.                                                                                                                                  |
| BUSY            | 22                          | 7 .                         | Output           | Used to output the low-level active BUSY signal.  When inputting start signal, it outputs low level signal.  ST is invalid while BUSY is low.  In standby mode, BUSY is set to high impedance.                                                                  |
| CS              | 5                           | 13                          | Input            | Used to input a chip select signal.<br>A low on $\overline{\text{CS}}$ enables $\overline{\text{ST}}$ .                                                                                                                                                         |



| Designation                            | 24-pin<br>SOP pin<br>number           | 18-pin<br>DIP pin<br>number              | Input/<br>Output | Function                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------|---------------------------------------|------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ST                                     | 6                                     | 14                                       | Input            | Used to input a start signal.  When ST goes low while CS is at a low level, the LSI starts synthesizing the message specified by 10 to 17.                                                                                                                                                                                                                                                                                     |
| 10<br>11<br>12<br>13<br>14<br>15<br>16 | 9<br>10<br>11<br>12<br>13<br>14<br>15 | 15<br>16<br>17<br>18<br>1<br>2<br>3<br>4 | Input            | Used to input the message selection code.  The message selection code signals are positive logic.  Ground the pins not used.  These pins are connected to the internal latch circuit which latches IO to I7 data at the rising edge of the ST input.  In standby mode, set the input of these pins to either a high or low level.  If these are biased at or near the typical CMOS switch point, causing excess current drain. |
| NC                                     | Omitted                               |                                          | _                | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                 |



# 2.3 $\mu$ PD77P56 Pin Functions

#### 2.3.1 Pin functions during speech synthesis

| Designation     | 24-pin<br>SOP pin<br>number | 20-pin<br>DIP pin<br>number | Input/<br>Output | Function                                                                                                                                                                                                                                               |
|-----------------|-----------------------------|-----------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> | 1                           | 12                          | _                | Power supply (2.7 to 5.5 V).                                                                                                                                                                                                                           |
| GND             | 24                          | 9                           |                  | Ground.                                                                                                                                                                                                                                                |
| X1              | 3                           | 14                          |                  | Ceramic resonator inputs for clock generation.  An external clock may be used. If an external clock is used, X1 is used for clock input and                                                                                                            |
| X2              | 2                           | 13                          |                  | X2 should be left open. X1 is Low-level and X2 is High-level when the LSI is in the standby mode.                                                                                                                                                      |
| RESET           | 23                          | 8                           | Input            | Used to reset the LSI.  RESET must be at low level for 12 clock cycles (oscillation clock).  After standby mode is released, RESET must be low level more than 12 clocks after clock oscillation becomes stable.                                       |
| REF             | 19                          | 5                           | Input            | D/A converter reference current pin.  Maximum output current of the D/A converter is approx. 34 times the REF pin input current.  The D/A converter reference current is passed to VDD via a resistor.  In standby mode, REF is set to high impedance. |
| AVO             | 20                          | 6                           | Output           | Analog speech signal output. Unipolar open drain type. The output current is reduced to 0 when the LSI is in the standby mode.                                                                                                                         |
| BUSY            | 22                          | 7                           | Output           | Used to output the low-level active BUSY signal.  When synthesizing speech data, it outputs low level signal.  ST is invalid while BUSY is low.  In standby mode, BUSY is set to high impedance.                                                       |
| CS              | 5                           | 15                          | Input            | ST becomes valid when CS is low level.                                                                                                                                                                                                                 |

14



| Designation                            | 24-pin<br>SOP pin<br>number           | 20-pin<br>DIP pin<br>number              | Input/<br>Output | Function                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------|---------------------------------------|------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ST                                     | 6                                     | 16                                       | Input            | Used to input a start signal.  When ST goes low while CS is at a low level, the LSI starts synthesizing the message specified by 10 to 17.                                                                                                                                                                                                                                                                                     |
| 10<br>11<br>12<br>13<br>14<br>15<br>16 | 9<br>10<br>11<br>12<br>13<br>14<br>15 | 17<br>18<br>19<br>20<br>1<br>2<br>3<br>4 | Input            | Used to input the message selection code.  The message selection code signals are positive logic.  Ground the pins not used.  These pins are connected to the internal latch circuit which latches IO to I7 data at the rising edge of the ST input.  In standby mode, set the input of these pins to either a high or low level.  If these are biased at or near the typical CMOS switch point, causing excess current drain. |
| V <sub>PP</sub>                        | 4                                     | 11                                       | _                | Same potential as V <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                            |



#### 2.3.2 One-time PROM pin functions

| Pin<br>(Abbrevia-<br>tion) | 24-pin<br>SOP pin<br>number | 20-pin<br>DIP pin<br>number | I/O      | Function                                                          |
|----------------------------|-----------------------------|-----------------------------|----------|-------------------------------------------------------------------|
| V <sub>DD</sub>            | 1                           | 12                          |          | Power supply (6 V)                                                |
| GND                        | 24                          | 9                           | <u> </u> | Ground                                                            |
| X1                         | . 3                         | 14                          | _        | Clock input.                                                      |
| MD0                        | 22                          | 7                           | Input    | Operation mode selection pin for program/verify to PROM.          |
| MD1                        | 23                          | 8                           |          |                                                                   |
| MD2                        | 19                          | 5                           |          |                                                                   |
| MD3                        | 5                           | 15                          |          |                                                                   |
| V <sub>PP</sub>            | 4                           | 11                          |          | High voltage application pin for program/verify to PROM (12.5 V). |
| D0                         | 9                           | 17                          |          | 8-bit data I/O pin for program/verify to PROM.                    |
| D1                         | 10                          | 18                          |          |                                                                   |
| D2                         | 11                          | 19                          |          |                                                                   |
| D3                         | 12                          | 20                          | 1/0      |                                                                   |
| D4                         | 13                          | 1                           |          |                                                                   |
| . D5                       | 14                          | 2                           |          |                                                                   |
| D6                         | 15                          | 3                           |          |                                                                   |
| D7                         | 17                          | 4                           |          |                                                                   |
| ST                         | 6                           | 16                          | Input    | Set at the low level.                                             |

Pins other than the above are grounded by pull-down resistance.

Caution AVO, X2 must be opened.



# 2.4 $\mu$ PD7759 Pin Functions

# 2.4.1 $\mu$ PD7759 mode common pin functions

| Designation     | 52-pin<br>QFP pin<br>number | 40-pin<br>DIP pin<br>number | Input/<br>Output | Function                                                                                                                                                                                                                                                        |
|-----------------|-----------------------------|-----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> | 6                           | 40                          | _                | Power supply.                                                                                                                                                                                                                                                   |
| GND             | 32                          | 20                          |                  | Ground.                                                                                                                                                                                                                                                         |
| X1              | 36                          | 23                          | _                | Ceramic resonator inputs for clock generation.  An external clock may be used. If an external clock is used, X1 is used for clock input and X2 should be left open.  X1 is Low-level and X2 is High-level when the LSI is in the standby mode.                  |
| X2              | 37                          | 24                          | _                |                                                                                                                                                                                                                                                                 |
| RESET           | 31                          | 19                          | Input            | Used to reset the LSI.  RESET must be at low level for 12 clock cycles (oscillation clock).  After standby mode is released, RESET must be low level more than 12 clocks after clock oscillation becomes stable.                                                |
| REF             | 28                          | 16                          | Input            | Used to input the D/A converter reference current.  The sink-load current input causes the output current of the D/A converter to change.  The D/A converter reference current is passed to VDD via a resistor.  In standby mode, REF is set to high impedance. |
| AVO             | 29                          | 17                          | Output           | Analog speech signal output. Unipolar open drain type. The output current is reduced to 0 when the LSI is in the standby mode.                                                                                                                                  |
| BUSY            | 30                          | 18                          | Output           | Used to output the low-level active BUSY signal.  When inputting start signal, it outputs low level signal.  ST, MD, WR is invalid while BUSY is low.  In standby mode, BUSY is set to high impedance.                                                          |



# 2.4.2 $\mu$ PD7759 stand-alone mode pin functions

| Designation                                                  | 52-pin<br>QFP pin<br>number                        | 40-pin<br>DIP pin<br>number                        | Input/<br>Output | Function                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MD                                                           | 34                                                 | 21                                                 | Input            | Must be fixed at the low level.                                                                                                                                                                                                                                                                                                                                                                                                |
| CS                                                           | 38                                                 | 25                                                 | Input            | Used to input a chip select signal. A low on $\overline{\text{CS}}$ enables $\overline{\text{ST}}$ .                                                                                                                                                                                                                                                                                                                           |
| ST                                                           | 35                                                 | 22                                                 | Input            | Input while $\overline{\text{CS}}$ is low starts speech synthesis of the message specified by I0 to I7.  When the LSI is in the standby mode, this signal resets the standby mode and starts speech synthesis.                                                                                                                                                                                                                 |
| 10<br>11<br>12<br>13<br>14<br>15<br>16                       | 11<br>12<br>15<br>16<br>17<br>18<br>19<br>21       | 4<br>5<br>6<br>7<br>8<br>9<br>10<br>11             | Input            | Used to input the message selection code.  The message selection code signals are positive logic.  Ground the pins not used.  These pins are connected to the internal latch circuit which latches IO to I7 data at the rising edge of the ST input.  In standby mode, set the input of these pins to either a high or low level.  If these are biased at or near the typical CMOS switch point, causing excess current drain. |
| A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7<br>A8           | 41<br>42<br>43<br>44<br>45<br>47<br>48<br>49<br>50 | 26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34 | Output           | Used to output the lower 9 bits of the external ROM address.                                                                                                                                                                                                                                                                                                                                                                   |
| ASD0<br>ASD1<br>ASD2<br>ASD3<br>ASD4<br>ASD5<br>ASD6<br>ASD7 | 51<br>2<br>3<br>4<br>5<br>8<br>9                   | 35<br>36<br>37<br>38<br>39<br>1<br>2               | Input/<br>Output | <ol> <li>Used to output the upper 8 bits of the external ROM address.</li> <li>Used to input 8 bits speech synthesis data from the external ROM.</li> <li>These functions are executed, 1 first and 2 last, on a time-shared basis.</li> </ol>                                                                                                                                                                                 |



| Designation | 52-pin<br>QFP pin<br>number | 40-pin<br>DIP pin<br>number | Input/<br>Output                                                                                                                                              | Function                                                                                                                                               |  |
|-------------|-----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ALE         | 25                          | 15                          | Output  Used to determine the timing with which upper 8 bits of the external ROM address externally latched. They must be latched falling edge of the signal. |                                                                                                                                                        |  |
| ĀĒÑ/WR      | 22                          | 12                          | Output/<br>Input                                                                                                                                              | AEN  Output signal indicating that the address signal is enabled.  Used to control the latch circuit for the upper 8 bits of the external ROM address. |  |
| SAA         | 23                          | 13                          | Output                                                                                                                                                        | Goes high-level when reading a message start address.                                                                                                  |  |
| DRQ         | 24                          | 14                          | Output Speech synthesizing data request.                                                                                                                      |                                                                                                                                                        |  |



# 2.4.3 $\mu$ PD7759 slave mode pin functions

| Designation                                  | 52-pin<br>QFP pin<br>number                        | 40-pin<br>DIP pin<br>number                        | Input/<br>Output | Function                                                                                              |
|----------------------------------------------|----------------------------------------------------|----------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------|
| MD                                           | 34                                                 | 21                                                 | Input            | Slave mode designation pin.  Mode transitions are not accepted while speech synthesis is in progress. |
| DRQ                                          | 24                                                 | 14                                                 | Output           | Speech synthesis data request.                                                                        |
| CS                                           | 38                                                 | 25                                                 | Input            | A low on $\overline{\text{CS}}$ enables $\overline{\text{WR}}$ .                                      |
| ĀĒN/WR                                       | 22                                                 | 12                                                 | Output/<br>Input | WR Used to input a write strobe signal for speech synthesis data.                                     |
| ASD0 ASD1 ASD2 ASD3 ASD4 ASD5 ASD6 ASD7      | 51<br>2<br>3<br>4<br>5<br>8<br>9                   | 35<br>36<br>37<br>38<br>39<br>1<br>2               | Input            | Used to input speech synthesis data from an ex-<br>ternal source.                                     |
| 10<br>11<br>12<br>13<br>14<br>15<br>16       | 11<br>12<br>15<br>16<br>17<br>18<br>19<br>21       | 4<br>5<br>6<br>7<br>8<br>9<br>10                   | Input            | Disabled; must be fixed high or low.                                                                  |
| A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7 | 41<br>42<br>43<br>44<br>45<br>47<br>48<br>49<br>50 | 26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34 | Output           | Disabled; must be left open.                                                                          |
| SAA                                          | 23                                                 | 13                                                 | Output           | Disabled; must be left open.                                                                          |
| ALE                                          | 25                                                 | 15                                                 | Output           | Disabled; must be left open.                                                                          |
| ST                                           | 35                                                 | 22                                                 | Input            | Disabled; must be fixed high.                                                                         |



## **CHAPTER 3 OPERATION OVERVIEW**

# 3.1 Operation Modes and Their Control

#### 3.1.1 Operation modes

 $\mu$ PD7755 family LSIs support three different modes of operation as follows:

#### (1) Stand-alone mode

For  $\mu$ PD7755, 7756, 77P56A, 7757, and 7758A with a built-in ROM, the stand-alone mode is the mode in which speech is synthesized.

For  $\mu$ PD7759, which uses an external ROM, speech is synthesized based on the data that is obtained from an external ROM address specified.

Fig. 3-1 Typical system configurations in the stand-alone mode ( $\mu$ PD7759)



(B) Control by a host system



## (2) Standby mode

In the standby mode, all circuit operations on a speech synthesizer LSI are shut off, except for minimum essential functions, to save the power consumption when the LSI does not synthesize speech for a long time.

- (a) RESET
- (b) CS
- (c) ST
- (d)  $\overline{WR}$  (for the  $\mu$ PD7759 only)

In this mode, only the following pin functions are enabled:

#### (3) Slave mode (for the $\mu$ PD7759 only)

In the slave mode, speech is synthesized with a sequential input of speech synthesis data from an external system. The mode permits speech data synthesis over extended periods.

- (a)  $\mu$ PD7759 enters the slave mode on detecting the falling edge of an input signal to the  $\overline{\text{MD}}$  pin (slave mode setting).
- (b) Input signals to the  $\overline{\text{MD}}$  pin are ignored while speech synthesis is in progress in the stand-alone mode; that is, the  $\overline{\text{BUSY}}$  pin is low.



(c) On entering the slave mode,  $\mu$ PD7759 requests speech data input from the host system with a low on the  $\overline{DRQ}$  (data request signal) pin.

Fig. 3-2 Typical system configuration in the slave mode



## 3.1.2 Operation mode control

The paths of transition among the three operation modes of the  $\mu$ PD7755 family LSIs, that is, stand-alone mode, standby mode, and slave mode (for  $\mu$ PD7759 only), are shown below.



Fig. 3-3  $\mu$ PD7755 family LSI state transitions



#### (1) Transition . . . Ti

| Transition flow         | Power application → Stand-alone mode |
|-------------------------|--------------------------------------|
| Transition initiated by | RESET pulse input                    |

- The operation mode immediately following power application is unpredictable.
- RESET pulse input brings the LSI into the stand-alone mode.
- The RESET pulse must be latched for at least 12 clocks after clock oscillation at the X1 pin is stabilized.

#### (2) Transition ... T01

| Transition flow         | Stand-alone mode → Standby mode                             |
|-------------------------|-------------------------------------------------------------|
| Transition initiated by | No operation takes place after the end of speech synthesis. |

• If no RESET, CS, or ST signal is input after the end of speech synthesis, the LSI enters the standby mode in about 3 seconds (when operating at a clock frequency of 640 kHz).

## (3) Transition . . . T02 (for the $\mu$ PD7759 only)

| Transition flow         | Stand-alone mode → Slave mode             |
|-------------------------|-------------------------------------------|
| Transition initiated by | An input low on the MD pin (mode setting) |

• An input low on the  $\overline{\text{MD}}$  pin is required for each run of speech synthesis.

#### (4) Transition . . . T10

| Transition flow         | Standby mode → Stand-alone mode                                               |  |
|-------------------------|-------------------------------------------------------------------------------|--|
| Transition initiated by | 1. RESET pulse input, or                                                      |  |
|                         | 2. ST (synthesis start) pulse input, in which instance the CS pin must be low |  |

• Since the oscillation circuit is halted while the LSI is in the standby mode, the transition does not take place until clock oscillation is stabilized. The transition takes a maximum of 80 ms (when the LSI is operating at a clock frequency of 640 Hz).

# (5) Transition . . . T12

| Transition flow         | Standby mode → Slave mode                                     |
|-------------------------|---------------------------------------------------------------|
| Transition initiated by | An input low on the $\overline{\text{MD}}$ pin (mode setting) |

#### (6) Transition . . . T20

| Transition flow         | Slave mode → Stand-alone mode                                                                      |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------|--|--|
| Transition initiated by | A transition takes place automatically after the end of speech synthesis, or     RESET pulse input |  |  |

- After the end of speech synthesis, the LSI enters the stand-alone mode, regardless of the level of the MD pin.
   A high to low transition on the MD pin is required to bring the LSI back into the slave mode.
- RESET pulse input during the execution of speech synthesis forces a mode transition, generating noise in the analog output signals.



## 3.2 Specifying Synthesized Messages

With an 8-bit bus, 10 to 17,  $\mu$ PD7755 family LSIs permit up to 256 kinds of messages to be externally specified for synthesis in the stand-alone mode.

The data input through 10 to 17 is called "message select code".

The message select code requested by the user is allocated to the corresponding message when the speech data ROM is produced.

- **Note:** If no corresponding data has been allocated for the message select code generated during synthesizing operation in advance, no audio signal is output.
  - Two or more message select codes can be allocated for one message.

Figs. 3-4 and 3-5 are timing charts for specifying synthesized messages. In Fig. 3-4, control is exercised by the use of the  $\overline{\text{CS}}$  and  $\overline{\text{ST}}$  pins. In Fig. 3-5, control is exercised by the use of the  $\overline{\text{ST}}$  pin only, with the  $\overline{\text{CS}}$  pin fixed at the low level.



Fig. 3-4 Message specification timing chart (1)



Fig. 3-5 Message specification timing chart (2)





## 3.3 Analog Output Circuit Operations

The analog output circuits of the three  $\mu$ PD7755 family LSIs are constructed in the same way. The following describes the construction of the  $\mu$ PD7755 family LSI's analog output section and its adjustment procedure.

## 3.3.1 D/A converter configuration

The D/A converter built in each  $\mu$ PD7755 family LSI is of the unipolar current output type, with a 9-bit resolution. Since the analog output pin (AVO pin), or the D/A converter output, has an open drain structure, voltage output can be obtained by connecting an external resistor (R<sub>L</sub>) to the D/A converter. (See Fig. 3-6.)



Fig. 3-6  $\mu$ PD7755 family LSI analog output circuit configuration

During speech analysis, the output current vascillates at around one half of the full-scale output current of the built-in D/A converter; that is, the output current during silent periods equals one half of the full-scale output current.

#### 3.3.2 Adjusting the output current of the D/A converter

The output current of the D/A converter can be adjusted with the voltage applied to the REF pin. In practice, this is effected by inserting a resistor between  $V_{DD}$  and the REF pin as shown in Fig. 3-7.

Figs. 3-8 and 3-9 show the relationship of the voltage on the REF pin ( $V_{REF}$ ) with the reference input current ( $I_{REF}$ ) and the D/A converter output current ( $I_{AVO}$ ).

When the amplifier connected to the AVO pin has a high input impedance (several  $k\Omega$  or higher), the value of RBEE can be determined with reference to Fig. 3-8.

On the basis of this figure, I<sub>REF</sub> ranges from 60 to 80  $\mu$ A (its intersection with the R<sub>REF</sub> = 50 k $\Omega$  load line) if a 50 k $\Omega$  resistor is used as R<sub>REF</sub> when V<sub>DD</sub> = 5 V. On the other hand, since the maximum value of I<sub>AVO</sub> is 32 to 36 times higher than I<sub>REF</sub>, it follows that I<sub>AVO</sub> ranges from 1.9 to 2.9 mA.



Since the synthesized sound output level varies by about 4 dB in this instance, a fixed resistor can be used as R<sub>REF</sub> if proper attention is given to its resistance accuracy, unless uniformity in the synthesized sound output level among different products is required.

When the amplifier connected to the AVO pin has a low input impedance, the value of R<sub>REF</sub> can be determined with reference to Fig. 3-9.

On the basis of this figure, I<sub>AVO</sub> ranges from 12 to 30 mA if a 1 k $\Omega$  resistor is used as R<sub>REF</sub> when V<sub>DD</sub> = 5 V.

Since variations in the synthesized sound output level amount to about 8 dB, use of a variable resistor as R<sub>REF</sub> to adjust the output level is recommended.



Fig. 3-7 D/A converter reference current



Fig. 3-8  $V_{REF}$  vs.  $I_{REF}$  and  $I_{AVO}$ 



Fig. 3-9 VREF vs. IREF and IAVO





Since the output current (I<sub>AVO</sub>) of the AVO pin is a drain current, a load resistor (R<sub>L</sub>) is connected to V<sub>DD</sub>.

In this case, it is necessary to set the voltage of AVO shown in Fig. 3-6 within the range in which the output transistor in the D/A converter operates as a constant-current source.

This range will be:

 $V_{DD} = 5 \text{ V}: 1.5 \text{ V to } V_{DD}$  $V_{DD} = 3 \text{ V}: 1 \text{ V to } V_{DD}$ 

Set the load resistance and the output current to keep the value of AVO within this range.

If the output current (IAVO) needs adjustment, follow the procedures below.

- (1) Specify message synthesis (to output the middle-point current to the D/A converter).
- (2) Supply a reset signal within 3 seconds after the end of synthesized sound output (to prevent the LSI from entering the standby mode).
- (3) Adjust RREF for the specified AVO voltage.

## 3.3.3 D/A converter in the standby mode

Since  $\mu$ PD7755 family LSIs use a unipolar 9-bit D/A converter, they carry half the full-scale output current flow during operation even in the absence of signals.

In the standby mode, the input of the D/A converter is reduced to 0 so the output current equals 0.

To prevent pop noises caused by abrupt changes in the D/A converter output current during operation to standby mode transitions, the output current is gradually reduced immediately before the LSI enters the standby mode. (See Fig. 3-10.)

During standby mode to operation mode transitions, clock oscillation is started by a standby reset signal generated by the  $\overline{\text{CS}}$  and  $\overline{\text{ST}}$  inputs. After clock oscillation is stabilized, the output current is gradually increased to half of the full-scale current. (See Fig. 3-11.)



Fig. 3-10 D/A converter output current during transitions to the standby mode



Fig. 3-11 D/A converter output current when the standby mode is reset





## 3.4 $\mu$ PD7759 External Data Interface

## 3.4.1 $\mu$ PD7755 family LSI memory map

The internal ROMs in  $\mu$ PD7755, 7756A, 77P56, 7757, and 7758A and the ROM external to  $\mu$ PD7759 in its stand-alone mode are mapped as shown in Fig. 3-12. Since these LSIs, though compatible in speech data, vary in their memory map, data developed for one LSI cannot be directly used for other LSIs.

(b) μPD7756A, (a) µPD7755 μPD77P56 0000H 0000H System area 1 System area 1 0005H 0005H Message directory Message directory 2n + 5Unused 2n + 5Unused 2n + 62n + 6Speech data 1 Speech data 1 Speech data 2 Speech data 2 Speech data 1-1 Speech data k-1 Speech data k Speech data 1 2F80H 7F80H System area 2 System area 2 2FFFH 7FFFH

Fig. 3-12  $\mu$ PD7755 family LSI memory maps





(1) System area

Constant data used for an LSI is stored in this area.

(2) Reserved area

This area is not available for use, and data is not stored in it.

(3) Speech data area

Coded speech data is stored in this area.

- If the total number of messages involved is n, initial speech data is stored starting at address 2n + 6.
- Data associated with a message is stored starting at an even-numbered address, with the starting data being 00H, 40H, or 80H and the ending data being 00H.

## (4) Message directory

The message directory indicates the starting address of the speech data associated with each message.

- The starting address is expressed in 2 bytes, which are stored upper byte first and lower byte last.
- If the message select code assigned to a particular message is J, the starting address of the speech data associated with that message is stored split into address 2J + 5 and address 2J + 6 (for  $\mu$ PD7755, 7756A, 77P56, 7757, and 7758A).

 $\mu$ PD7759 requires 17 bits to address its external ROM, though its starting address consists only of an even-numbered address, and half the address is stored at the above-mentioned addresses.

#### 3.4.2 $\mu$ PD7759 slave mode interface

Speech data must be sequentially input from  $\mu$ PD7759 when it is in the slave mode. The input data format is shown in Fig. 3-13. As shown, 4-byte auxiliary data must precede the speech data at the start of synthesis and 3-byte dummy data must follow the speech data at the end of synthesis.

As speech data, the data as described in 3.4.1 can be used as it is.

Fig. 3-13 Slave mode input data



Fig. 3-14 is a timing chart in which one message is synthesized in the slave mode. Fig. 3-15 is a timing chart in which 1-byte speech data is input.



Fig. 3-14 Slave mode timing chart



Fig. 3-15 Slave mode data input timing chart



In the  $\mu$ PD7755 family LSIs, each byte of speech data consists of two sets of coded data. As a result,  $\overline{DRQ}$  (data request signal) output from  $\mu$ PD7759 in the slave mode is output at half the sampling frequency interval on the average, exerting an increased burden on the host system. This fact should deserve special attention when hardware configurations in which the system CPU undertakes this operation are used.



#### ★ 3.5 Clock Generator

The clock generator generates clock signals for use within a chip. Connect an external ceramic resonator and capacitors as shown in Fig. 3-16.

An external clock can be used. If an external clock is used, X1 is used for clock input and X2 should be left open. When a  $\mu$ PD7755 family LSI is in standby mode, X1 outputs low level. Therefore, a capacitor which is about 100 pF must be connected in series to X1 as shown in Fig. 3-17 to avoid input of direct current.

In the standby mode, X1 and X2 are fixed low and high, respectively.

Fig. 3-16 Connection of ceramic resonator



Table 3-1 The value of parameter for each ceramic resonator Note

| Part number | Manufacturer      | C <sub>1</sub> [PF] | C <sub>2</sub> [PF] | $R_D$ [k $\Omega$ ] |
|-------------|-------------------|---------------------|---------------------|---------------------|
| CSB640P     | Murata Co., Ltd.  | 220                 | 220                 | 0                   |
| KBR640B     | Kyocera Co., Ltd. | 220                 | 220                 | 0                   |
| CRK640      | Toko Co., Ltd.    | 33                  | 150                 | 9.1                 |
| FCR640K2    | TDK Co., Ltd.     | 390                 | 390                 | 0                   |

**Note** These parameters are for reference only and are not intended for use in actual design-in's. Furthermore, actual parameters may be different from these parameters according to which ceramic resonator is connected with which of  $\mu$ PD7755 family LSIs.

Please inquire the specific data for design-in's from the ceramic resonator manufacturer.

Fig. 3-17 Input of external clock





## 3.6 Programming and Verifying One-Time PROM

 $\mu$ PD77P56 include a 256K bit one-time PROM as speech data memory. Procedures for programming data to the PROM and verifying the data are described below.

Normal programming and verification can be executed by replacing the socket adapter using the PG-1500 PROM programmer.

#### 3.6.1 PROM operation modes

Applying +6 V to the  $V_{DD}$  pin and +12.5 V to the  $V_{PP}$  pin brings the  $\mu$ PD77P56 into the operation mode that is designated by the MD0 to MD1 pins as described in the table below. The  $\overline{ST}$  pin is fixed low.

Table 3-2 PROM operation modes

|                 | Operation mode specification |     |     |     | Operation made |                                 |  |
|-----------------|------------------------------|-----|-----|-----|----------------|---------------------------------|--|
| V <sub>PP</sub> | V <sub>DD</sub>              | MD0 | MD1 | MD2 | MD3            | Operation mode                  |  |
| 12.5 V 6 V      |                              | Н   | L   | Н   | L              | Program address zero-clear mode |  |
|                 | 6 V                          | L   | Н   | Н   | Н              | ② Program mode                  |  |
|                 |                              | L   | L   | Н   | Н              | ③ Verify mode                   |  |
|                 |                              | Н   | X   | Н   | Н              | Program inhibit mode            |  |

X: Low or high

#### Operation mode descriptions

- (1) Program address zero-clear mode
  - The PROM address is cleared to 0. Note that the address will be reset to 0 if this mode is set even momentarily during mode transitions.
- 2 Program mode
  - Speech analysis data can be programmed to the PROM. Data is input to D0 D7.
- 3 Verify mode
  - The speech analysis data programmed to the PROM can be verified as it is output from  ${\rm D0-D7.}$
- 4 Program inhibit mode
  - No operation occurs. When the LSI is switched from one mode to another, this mode may intervene to bypass the program address zero-clear mode.

Note: Constant data used for this LSI is stored in the system area of the memory, from 0001H to 0004H. The data are 5A, A5, 69, and 55.

Then please check the blank of the memory just from 0005H to the end address and program it from 0000H to the end address.



#### 3.6.2 Initialization

To prevent  $\mu$ PD77P56 from entering the write mode the moment  $V_{DD}$  and  $V_{PP}$  are set to 6 V and 12.5 V. respectively, the program address zero-clear mode setting (Note) is assigned before  $\mu$ PD77P56 enters the PROM operation mode.

| Note | MD0 | MD1 | MD2 | MD3 |
|------|-----|-----|-----|-----|
|      | Н   | L   | Н   | L   |

#### 3.6.3 Data program timing

PROM program procedure of normal and high speed program is as follows:

#### Normal program

- (1) Set  $\overline{ST}$  to low level, AVO, X2 pin to OPEN, and X1 pin to low level.
- (2) Apply 5 V to V<sub>DD</sub> and V<sub>PP</sub>.
- (3)  $10 \mu s$  waiting.
- (4) PROM address 0 clear mode.
- (5) Apply 6 V and 12.5 V to V<sub>DD</sub> and V<sub>PP</sub> respectively.
- (6) Program inhibit mode.
- (7) Program data in 1 ms of program mode.
- (8) Program inhibit mode.
- (9) Verify mode: If data has been programmed, go to item (10), if data has not been programmed, repeat items (7) to (9).
- (10) Additional programming:  $X \times 1$  ms
  - \* The number of times programmed in item (7) to (9).
- (11) Program inhibit mode.
- (12) Increment an address by inputting pulse to X1 pin four time.
- (13) Repeat (7) to (9) up to the final address.
- (14) PROM address 0 clear mode.
- (15) Change voltages  $V_{DD}$  and  $V_{PP}$  to 5 V.
- (16) Power off.

Note: Avoid setting the PROM address 0 clear mode when moving to another mode. Figure on the next page shows procedures (2) to (12).



## Normal data programming timing





#### 3.6.4 Data readout timing

μPD77P56 can readout data from the PROM in the following sequence:

- (1) Set a low on ST, leave AVO, X2 open, and set a low on the X1 pin.
- (2) Supply 5 V to VDD and VPP
- (3) Wait for 10  $\mu$ s.
- (4) PROM address 0-clear, mode.
- (5) Apply 6 V and 12.5 V to  $V_{DD}$  and  $V_{PP}$ , respectively.
- (6) Program inhibit mode.
- (7) Verify mode. Output data sequentially at the frequency of clock pulse input to the X1 pin.
- (8) Program inhibit mode.
- (9) PROM address 0-clear mode.
- (10) Change the voltage for V<sub>DD</sub> and V<sub>PP</sub> to 5 V.
- (11) Power off.

**Note:** Avoid setting the PROM address 0 clear mode when moving to another mode. Figure on the 39 page shows procedures (2) to (9).

#### 3.6.5 High speed program

- (1) Set  $\overline{ST}$  to low level, AVO, X2 pin to OPEN, and X1 pin to low level.
- (2) Apply 5 V to  $V_{DD}$  and  $V_{PP}$ .
- (3)  $10 \mu s$  waiting.
- (4) PROM address 0 clear mode.
- (5) Apply 6 V and 12.5 V to VDD and VPP respectively.
- (6) Program inhibit mode.
- (7) Program data in 250  $\mu$ s of program mode.
- (8) Program inhibit mode.
- (9) Verify mode: If data has been programmed, go to item (10), if data has not been programmed, repeat items (7) to (9).
- (10) Program inhibit mode.
- (11) Increment an address by inputting pulse to X1 pin four time.
- (12) Repeat (7) to (11) up to the final address.
- (13) PROM address 0 clear mode.
- (14) Change voltages V<sub>DD</sub> and V<sub>PP</sub> to 5 V.
- (15) Power off.

**Note:** Avoid setting the PROM address 0 clear mode when moving to another mode. Figure on the next page shows procedures (2) to (11).

This high speed program is different from the usual high speed program of UVPROM's.



# High speed data programming timing





# Data readout timing





# **CHAPTER 4 APPLICATION CIRCUIT EXAMPLES**

This chapter describes examples of typical application circuits that embody  $\mu$ PD7755 family LSIs.

Please note that these example circuits are not intended for commercial production that allows for component deviations and temperature characteristics. NEC assumes no responsibility for the use of patents on the circuits shown.

#### 4.1 Control Circuits

#### 4.1.1 Simplified message select circuit

Fig. 4-1 shows a simplified message select circuit with manual switches that connects to a  $\mu$ PD7755 family LSI. Switches having long make times are suitable.

Since the  $\mu$ PD7755 family LSIs have eight message select lines each, message select codes can be assigned as  $2^n$  (n = 0, 1, ... 7) to have a one-to-one correspondence between the select lines and messages. Priority may also be assigned to the messages by the message select codes.



Fig. 4-1 Simplified messages select circuit example

μPD7755 family LSI (stand-alone mode)

## 4.1.2 Control by microcomputer

Fig. 4-2 shows a typical control circuit organized in a 4-bit single-chip microcomputer of 75X series. In this example, the  $\mu$ PD7755 family LSI is controlled by using the 75X series ports P00, P40 to P43, and P50 to P53. Fig. 4-3 shows the control procedure executed from the 75X series.



Fig. 4-2 Typical control circuit organized in the 75X series



Fig. 4-3 Control procedure in the 75X series







Fig. 4-4 Typical control circuit organized in the  $\mu$ PD78001B

- Caution 1. The ST pulse must be at least 350 ns wide.
  - Pullup or pulldown resistors for address/data bus are omitted in this figure. Actually, pullup or pulldown resistors are required between AD0-AD7 of μPD78001B and D0-D7 of μPD74HC373, between Q0-Q7 of μPD74HC373 and I0-I7 of μPD7755 family LSI.

Using BUSY as an interrupt signal to the CPU is suitable where messages are frequently connected, whereas port sensing by the CPU as necessary is suitable where messages have a relatively simple structure, with the CPU's emphasis placed on other processing.

## 4.1.3 External ROM connection (μPD7759)

An 8-bit/word memory is best recommended for external connection to the  $\mu$ PD7759. Its access time should be up to 6  $\mu$ s.

Fig. 4-5 shows the interface with the 1 M-bit ROM



Fig. 4-5 Interfacing with the 1 M-bit ROM





#### 4.2 Low-Pass Filter

Digitized signals contain not only the original signal but also Loopback signals generated from harmonics of the sampling frequency as a loopback frequency.

To reproduce only the original signal, frequencies above one half of the sampling frequency must be cut off. A filter with as sharp a cutoff slope as possible is desirable for this purpose. For audio signals, a cutoff slope of —48 dB/oct or more is ideal. In practice, however, the filter circuit can be simplified depending on the reproduction performance or other characteristics of the speaker used. Two examples of typical low-pass filters are shown below, one using a transistor and one using an operational amplifier.

## 4.2.1 Low-pass filter using a transistor

#### (1) Circuit and its operation

Fig. 4-6 shows a -18 dB/oct low-pass filter organized of a single PNP transistor. The transistor is configured as an emitter-follower connection, and the analog output voltage of a  $\mu$ PD7755 family LSI is used as its base bias. As a result, the transistor is normally biased only when audio signals are output from the  $\mu$ PD7755 family LSI. In all other instances, the transistor is not biased at all, with a power consumption of 0.



Fig. 4-6 Typical low-pass filter circuit (using transistor)

# (2) Cutoff frequency setting

Fig. 4-7 (a) is an AC equivalent circuit of the low-pass filter shown in Fig. 4-6. Fig. 4-7 (b) is a modification to the circuit to have a voltage source as the signal source. Apparently, the load resistor  $R_L$  connected to the AVO pin of the  $\mu$ PD7755 family LSI forms part of the circuit constant of the low-pass filter.



Fig. 4-7 AC equivalent circuit (using transistor)

(a) (b)



For the low-pass filter shown in Fig. 4-6, the cutoff frequency can be easily altered by changing  $R_L$  and R1 to R3 with C1 to C3 being fixed.

Fig. 4-8 gives the relationship between these resistances and the cutoff frequency. R0 in the figure is expressed as

$$R0 = R1 + R_L$$

$$= R2$$

$$= R3$$





Fig. 4-8 Low-pass filter resistance constants (using transistors)

With a sampling frequency of 6 kHz, for example, a cutoff frequency of about 2.4 kHz is appropriate for the low-pass filter.

The resistance R0 corresponding to the cutoff frequency of 2.4 kHz is found to be 2 k $\Omega$  in Fig. 4-8. If 390  $\Omega$  is used as the load resistor R<sub>L</sub> in the  $\mu$ PD7755 family LSI, the resistances will be:

 $R1 = 1.6 \text{ k}\Omega$   $(R_L = 390 \Omega)$ 

 $R2 = 2.0 \text{ k}\Omega$ 

 $\text{R3} = 2.0 \; \text{k}\Omega$ 



Fig. 4-9 gives measurements of the frequency response obtained by varying R0 from 1.2 k $\Omega$  to 2.4 k $\Omega$ .



Fig. 4-9 Gain vs. frequency response (Measured data: using transistors)

## (3) DC bias voltage level setting

The DC equivalent circuit shown in Fig. 4-6 can be represented as in Fig. 4-10.

Fig. 4-10 DC equivalent circuit





If the voltage level of the AVO pin of the  $\mu$ PD7755 family LSI is  $V_{AVO}$  and the base current in TR1 is  $I_B$ ,  $V_{AVO}$  is stated as

$$V_{AVO} = V_B - I_B \cdot (R1 + R2 + R3) \dots (3)$$

Since, generally,  $I_B$  is about one hundredth of  $I_E$  and R1 is on the order of several  $k\Omega$ ,  $V_{AVO}$  can be expressed as

$$V_{AVO} = V_{CC} - 2.3 \dots (4)$$

Namely, the AVO pin voltage must be at least 2.3 V lower than  $V_{CC}$  while audio signals are being output from the  $\mu$ PD7755 family LSI.

This setting is effected by adjusting the reference current in the  $\mu PD7755$  family LSI or adjusting the load resistor R<sub>I</sub>.

#### 4.2.2 Low-pass filter using an operational amplifier

#### (1) Circuit and its operation

Fig. 4-11 shows a -24 dB/oct low-pass filter organized of a dual operational amplifier  $\mu$ PC358C. The operational amplifier is configured as a voltage follower connection, and the analog output voltage of a  $\mu$ PD7755 family LSI is used as its bias.

Since the  $\mu$ PC358C has an in-phase input voltage range of 0 to V<sub>CC</sub> -1.5 V, the analog output voltage of the  $\mu$ PD7755 family LSI is divided by the resistors R1 and R2 before it is input to the filter circuit.

Fig. 4-11 Typical low-pass filter circuit (using operational amplifier)

C1:  $0.022 \,\mu\text{F}$  RL:  $510 \,\Omega$  C2:  $0.0022 \,\mu\text{F}$ 

C3: 0.022 µF C4: 0.01 µF



## (2) Cutoff frequency setting

Fig. 4-12 is an AC equivalent circuit of the low-pass filter shown in Fig. 4-11.

Fig. 4-12 AC equivalent circuit (using operational amplifier)



R0 in the figure is a combined resistance of the load resistor R<sub>L</sub> in the  $\mu$ PD7755 family LSI and R1 and R2 in the circuit diagram. It is expressed as

$$R0 = \frac{(R_L + R1) R2}{R_L + R1 + R2}$$
 (5)

For the low-pass filter shown in Fig. 4-11, the cutoff frequency can be easily altered by changing  $R_L$  and R1 to R5 with C1 to C4 being fixed.

Fig. 4-13 gives the relationship between these resistances and the cutoff frequency. R0 in the figure is a combined resistance expressed by Equation (5).



Fig. 4-13 Low-pass filter resistance constants (using operational amplifier) 100  $C1 = 0.022 \mu F$  $C2 = 0.0022 \mu F$  $C3 = 0.022 \mu F$  $C4 = 0.01 \mu F$ 50 30 20 R3



The procedure for selecting circuit constants is described below with reference to a sampling frequency (fs) of 8 kHz. With a sampling frequency of 8 kHz, a cutoff frequency of about 2.4 kHz is appropriate for the low-pass

On the basis of Fig. 4-13, the resistances at fc = 3.6 kHz will be:

 $R0 = 3.3 \text{ k}\Omega$ 

 $R1 = 1.2 \text{ k}\Omega$ 

 $R2 = 1.3 \text{ k}\Omega$ 

 $\text{R3} = 6.2 \text{ k}\Omega$ 



Next, the values of R1 and R2 in the circuit diagram are calculated from R0. If R1 = R2 = R is assumed for simplicity's sake, Equation (5) can be transformed as follows.

$$R^2 + R (R_L - 2 \cdot R0) - R0 \cdot R_L = 0 \dots$$
 (6)

By assigning R<sub>L</sub> = 510  $\Omega$  and R0 = 3.3 k $\Omega$  to this equation, one obtains R = 6.4 k $\Omega$ . Namely, the resistances in the circuit diagram will be:

- $R1 = 6.4 \text{ k}\Omega$
- $R2 = 6.4 \text{ k}\Omega$
- $R3 = 1.2 \text{ k}\Omega$
- $R4 = 1.3 \text{ k}\Omega$
- R5 =  $6.2 \text{ k}\Omega$
- $R_L = 510 \Omega$



Fig. 4-14 Gain vs. frequency response (Measured data: using operational amplifier)



 $\mu$ PC358C is a dual operational amplifier operating at a single supply voltage of 3 V or higher. It is ideal for use in low-pass filters in  $\mu$ PD7755 family LSIs.

However,  $\mu$ PC358C was originally designed as a DC amplifier, and certain care should be observed when it is used to amplify AC signals in low-pass filters or similar devices.

Fig. 4-15 (a) shows an output-stage equivalent circuit of  $\mu$ PC358C, which is composed of a class C push-pull circuit. During current drainage, the output circuit is switched to suit the current as shown in Fig. 4-15 (b), generating crossover distortion during switching times.

The crossover distortion can be lessened by running the transistors, Q5, Q6, or Q13, in the output stage as emitter-followers (class A operation). This is accomplished by connecting a pull-up or pull-down resistor.



Fig. 4-15 Output-stage equivalent circuit of the  $\mu$ PC358C



## 4.2.3 Typical LC filter circuit

Fig. 4-16 shows a typical LC filter circuit. Since the coil used has a terminal resistance of 270  $\Omega$ , the analog output load resistor of the  $\mu$ PD7755 family LSI is set to 270  $\Omega$ . Fig. 4-17 shows the frequency response of this circuit.

V<sub>DD</sub>

Coil: Toko A330LDGS-0110

270 Ω

H

AVO

AVO

Coil: Toko A330LDGS-0110

Filter output

270 Ω

Coil: Toko A330LDGS-0110

Filter output

270 Ω

Fig. 4-16 Typical LC filter circuit



Fig. 4-17 Gain vs. frequency response (Measured data: using LC filter)



Frequency f (Hz)

|    | А    | В    | Unit |
|----|------|------|------|
| C1 | 0.12 | 0.22 |      |
| C2 | 0.22 | 0.39 | μF   |
| C3 | 0.12 | 0.12 |      |



## 4.3 Speaker Amplifier

## 4.3.1 Speaker amplifier using transistors

Fig. 4-18 shows a typical speaker amplifier made up of transistors. With a standby function and a simple filtering function, the amplifier outputs about 20 mW at  $V_{CC}$  = 3 V.

The circuit is composed of TR1 that drives the speaker through class A operation, and TR2 that turns on and off the DC bias for TR1 according to the BUSY signal in the  $\mu$ PD7755 family LSI. C1 and C3 form a high-pass filter, R3 and C2, a low-pass filter.

 $V_{CC} = 3.0 \text{ V}$  R6 VR R1 R4 ZZC3 AVO R3 TR1 AVO R3 TR1 C1 R2 C2  $R5 \text{ SP: 8 } \Omega$ 

Fig. 4-18 Typical speaker amplifier using transistors

TR1: 2SA733 TR2: 2SA733

| Part number | Constant |
|-------------|----------|
| VR          | 100 Ω    |
| R1          | 470 Ω    |
| R2          | 560 Ω    |
| R3          | 220 Ω    |
| R4          | 3 Ω      |
| R5          | 8.2 Ω    |
| R6          | 30 kΩ    |
| C1          | 33 μF    |
| C2          | 0.47 μF  |
| C3          | 470 μF   |
| C4          | 100 μF   |

Fig. 4-19 shows the gain vs. frequency response of this circuit.



20 10 0 20 -10 -20 -30 100 1 k 10 k

Frequency f (Hz)

Fig. 4-19 Gain vs. frequency response (Measured data: using speaker amplifier)



## **★** 4.3.2 Typical configuration using $\mu$ PC1316

Fig. 4-20 shows a typical speaker amplifier using  $\mu$ PC1316.

Given a supply voltage of 5.0 V,  $\mu$ PC1316 can output about 0.7 W (T.H.D. = 10 %) using a 4  $\Omega$  speaker.

Fig. 4-20 Speaker amplifier using  $\mu$ PC1316<sup>Note</sup>



**Note** The pins 2 to 6 of the  $\mu$ PC1316 are not used. These are pins for AMP2.

- Caution 1. Mylar capacitor is recommended as C<sub>12</sub>.
  - 2. Add C<sub>7</sub> in the case of reducing voltage gain at high frequency.
  - 3. Add C<sub>4</sub> or increase capacitance of C<sub>12</sub> when a oscillation may occur due to the pattern layout on PCB.
  - 4. Voltage gain can be changed by value of  $R_{\rm f1}$ . The voltage gain should be set more than 34 dB.
  - 5. When a input capacitor is connected to the input terminal, a bias resistor should be connected between the input terminal and GND.



Although NEC has taken all possible steps

# Facsimile Message

| From:                                                                                                | to ensure that the documentation supplied<br>to our customers is complete, bug free<br>and up-to-date, we readily accept that<br>errors may occur. Despite all the care and<br>precautions we've taken, you may |             |                                                                                                                         |               |      |  |
|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------|---------------|------|--|
| Name                                                                                                 |                                                                                                                                                                                                                 |             | encounter problems in the documentation.  Please complete this form whenever                                            |               |      |  |
|                                                                                                      |                                                                                                                                                                                                                 |             | you'd like to report errors or suggest improvements to us.                                                              |               |      |  |
| Tel.                                                                                                 | FAX                                                                                                                                                                                                             |             |                                                                                                                         |               |      |  |
| Address                                                                                              |                                                                                                                                                                                                                 |             | Thank you for yo                                                                                                        | our kind supp | ort. |  |
| North America NEC Electronics Inc. Corporate Communications Dept. Fax: 1-800-729-9288 1-408-588-6130 | Hong Kong, Philippines, Oceania<br>NEC Electronics Hong Kong Ltd.<br>Fax: +852-2886-9022/9044                                                                                                                   |             |                                                                                                                         |               |      |  |
| Europe NEC Electronics (Europe) GmbH Technical Documentation Dept. Fax: +49-211-6503-274             | Electronics (Europe) GmbH Seoul Branch Seoul Branch Fox: 02 528 4411                                                                                                                                            |             | Japan NEC Corporation Semiconductor Solution Engineering Division Technical Information Support Dept. Fax: 044-548-7900 |               |      |  |
| South America<br>NEC do Brasil S.A.<br>Fax: +55-11-6465-6829                                         | Taiwan<br>NEC Electronics<br>Fax: 02-719-59                                                                                                                                                                     |             | 1 3.1. 3 11 3 13 13 3                                                                                                   |               |      |  |
| I would like to report the follo                                                                     | _                                                                                                                                                                                                               |             | suggestion:                                                                                                             |               |      |  |
| Document title:  Document number:                                                                    |                                                                                                                                                                                                                 |             | Page number: _                                                                                                          |               |      |  |
|                                                                                                      |                                                                                                                                                                                                                 |             |                                                                                                                         |               |      |  |
| If possible, please fax the ref                                                                      | erenced page o                                                                                                                                                                                                  | or drawing. |                                                                                                                         |               |      |  |
| <b>Document Rating</b>                                                                               | Excellent                                                                                                                                                                                                       | Good        | Acceptable                                                                                                              | Poor          |      |  |
| Clarity                                                                                              |                                                                                                                                                                                                                 |             |                                                                                                                         | 0             |      |  |
| Technical Accuracy Organization                                                                      |                                                                                                                                                                                                                 |             | <u> </u>                                                                                                                |               |      |  |
| I Signification                                                                                      | _                                                                                                                                                                                                               | _           | <del>'mal</del>                                                                                                         | ·             |      |  |